



# IMPINJ MONZA<sup>®</sup> X-8K DURA TAG CHIP DATASHEET

Version 8.1

© 2020, Impinj, Inc.

www.impinj.com



# **OVERVIEW**

Monza® X-8K Dura is a UHF Gen2 RFID IC product with 8192 bits of user Non-Volatile Memory (NVM) and an I2C interface.

As an I2C device Monza X-8K Dura operates as a standard I2C EEPROM. The contents of this EEPROM can also be accessed wirelessly via the UHF Gen2 RFID Protocol.

#### Features

- EPCglobal and ISO 18000-63 compliant, Gen2V2 compliant.
- 8192 bits of user NVM
- 16 One Time Programmable (OTP) blocks (3583 bits) via BlockPermalock feature supported by both I2C and EPC Gen2 interface
- QT for read control and data privacy on RF link
- I2C slave interface with NVM read and write and four user configurable I2C slave addresses
- –19.1 dBm typical read sensitivity when using a single RF antenna port & dipole tag attached, -26.1 dBm with DC input & dipole tag attached.
- -21.6dBm typical read sensitivity when using dual RF antenna ports and dipole tag attached.
- -14.1 dBm typical write sensitivity when using a single RF antenna port and dipole tag attached.
- I2C control of RF access
- Write wakeup mode, which allows Monza X-8K Dura to wake up a device.
- FastID™ inventory mode, a Gen2 compliant, patent-pending method for EPC+TID based inventory that is 2-3 times faster than previous methods

| NAME  | DESCRIPTION                  | CHARACTERISTIC                                                                            |     | c    | HIP VIEW |     |     |
|-------|------------------------------|-------------------------------------------------------------------------------------------|-----|------|----------|-----|-----|
| RF1_P | Differential DE Innut Dart 1 |                                                                                           |     | RF2P | RF2N     | SDA |     |
| RF1_N | Differential RF Input Port 1 | 1.6kΩ, 1pF                                                                                |     | 7    | 6        | 5   |     |
| RF2_P | Differential DE Innut Dart 2 | <ul> <li>–17 dBm single-port sensitivity</li> <li>–19.5 dBm True3D sensitivity</li> </ul> | GND |      |          |     |     |
| RF2_N | Differential RF Input Port 2 |                                                                                           |     | 8    | Тор      | 4   | DCI |
| DCI   | DC Input                     | 1.6–3.6V                                                                                  | GND | •    | View     | 4   | 201 |
| SCL   | I2C Clock Input              | VIH/L=70% / 30% DCI                                                                       |     |      |          |     |     |
| SDA   | I2C Data Input               | IOL=6mA @ 0.4V                                                                            |     | 1    | 2        | 3   |     |
| GND   | Ground                       |                                                                                           |     | RF1P | RF1N     | SCL |     |

#### Table 1: Impinj Monza X-8K Dura Input Port Overview



# **TABLE OF CONTENTS**

| 1 | Intro      | duction                                                       | 1  |
|---|------------|---------------------------------------------------------------|----|
|   | 1.1        | Scope                                                         | 1  |
|   | 1.2        | Reference Documents                                           | 1  |
| 2 | Fund       | ctional Description                                           |    |
|   | 2.1        | Reader Communications (Gen2/RF Commands)                      |    |
|   | 2.2        | Advanced Monza Inventory Features                             |    |
|   | 2.3        | Support for Optional Gen 2 Commands                           |    |
|   | 2.4        | I2C Interface (SDA, SCL, DCI Pins)                            |    |
|   | 2.5        | I2C Memory Map                                                |    |
|   | 2.6        | I2C Control of Monza X-8K Dura Behavior                       |    |
|   | 2.7        | Monza X-8K Dura I2C and Gen2 Lock Bits                        | 8  |
|   | 2.8        | Monza X-8K Dura I2C and Gen2 BlockPermalock                   |    |
|   | 2.9        | Monza X-8K Dura I2C Control of LOCK_DA and I2C_ADDR[1:0] Bits |    |
|   | 2.10       | Monza X-8K Dura Control of the QT Function                    | 11 |
|   | 2.11       | Monza X-8K Dura I2C Control of Gen2 Response to Ack Command   |    |
|   | 2.12       | RF Access Control                                             |    |
|   | 2.13       | Gen2/I2C Arbitration                                          |    |
|   | 2.14       | Write Wakeup Mode                                             |    |
|   |            | Characteristics                                               |    |
|   | 3.1        | Physical Characteristics                                      |    |
|   | 3.2        | Absolute Maximum Ratings                                      |    |
|   | 3.3        | Reflow Temperature Profile                                    |    |
|   | 3.4        | Electrical Characteristics                                    |    |
|   | 3.5        | Memory Characteristics                                        |    |
|   | 3.6        | RF Functionality                                              |    |
|   | 3.7<br>3.8 | I2C Characteristics                                           |    |
|   | 3.0<br>3.9 | NVM Usage Model<br>Environmental Compliance                   |    |
|   |            | luct Delivery Specifications                                  |    |
|   | 4.1        | Markings                                                      |    |
|   | 4.1.1      | 8                                                             |    |
|   | 4.1.2      |                                                               |    |
|   | 4.2        | Tape and Reel Specification                                   |    |
| 5 |            |                                                               |    |
| 6 | Foot       | print Compatibility with Impinj Monza <sup>®</sup> X-2K Dura  | 27 |
| 7 | Orde       | print compatibility with impirit worldar X-2R bara            | 28 |
| 8 |            | rnal Reference                                                |    |
| 9 |            | Ces                                                           |    |



# **1 INTRODUCTION**

#### 1.1 Scope

This datasheet defines the physical and logical specifications for Gen 2-compliant Monza X-8K Dura tag chip, a reader-talks-first, radio frequency identification (RFID) component operating in the UHF frequency range.

### **1.2 Reference Documents**

The following reference documents were used to compile this datasheet:

- EPC<sup>™</sup> Radio Frequency Identity Protocols Class-1 Generation-2 UHF RFID Protocol for Communications at 860 MHz – 960 MHz (Gen 2 Specification)<sup>1</sup>.
  - The conventions used in the Gen 2 Specification (normative references, terms and definitions, symbols, abbreviated terms, and notation) were adopted in the drafting of this Monza X-8K Dura Tag Chip Datasheet. Users of this datasheet should familiarize themselves with the Gen 2 Specification.
- EPC<sup>™</sup> Tag Data Standards Specification<sup>2</sup>.
- EPCglobal Interoperability Test System for EPC Compliant Class-1 Generation-2 UHF RFID<sup>3</sup>.
  - Monza X-8K Dura tag chips are compliant with this Gen 2 interoperability standard.
- I2C-bus Specification Rev. 03, June 19 2007, NXP Doc UM10204<sup>4</sup>

You may consult these documents for more information about compliance standards and specifications.

# **2 FUNCTIONAL DESCRIPTION**

Monza X-8K Dura enables users to communicate wirelessly with the processor inside electronic devices using standard Gen 2 RFID readers, which unlocks many new benefits for consumer electronics manufacturers, retailers and end users. Monza X-8K Dura connects to the processor of an electronic device through a standard I2C bus. This enables the processor to read and write the Monza X chip memory with information that is accessible to UHF Gen 2 RFID readers even when the electronic device is powered off. By enabling electronic devices to communicate with RFID readers, Monza X chips deliver a wide range of extended capabilities such as theft deterrence in the supply chain and device configuration/upgrades at point of sale and beyond. By default, applying voltage to the DCI pin will disable RF communications. This can be reconfigured by the user (see Gen2/I2C Arbitration).



#### Figure 1: Monza X-8K Dura – Electronic Diagram



## 2.1 Reader Communications (Gen2/RF Commands)

A reader communicates with Monza X-8K Dura using standard Gen2 RFID commands. Please see the EPCglobal <u>Class-1 Generation-2 UHF RFID Air-Interface Protocol V1.2.0</u> for details.

The Gen 2 memory map is shown in Table 2. Fields in blue text are read only from a Gen2 reader. Reserved memory bank words 4-10 are read only.

| GEN2           | I2C                                                                  |           |                                                                                                     |                      |        |            |         |                    | BIT ADD            | RESS        |         |                    |           |           |               |                |                    |
|----------------|----------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------|----------------------|--------|------------|---------|--------------------|--------------------|-------------|---------|--------------------|-----------|-----------|---------------|----------------|--------------------|
| BANK<br>NAME   | BIT<br>ADDR                                                          | 0         | 1                                                                                                   | 2                    | 3      | 4          | 5       | 6                  | 7                  | 8           | 9       | Α                  | в         | с         | D             | Е              | F                  |
| ۲ <b>(</b>     | 1FF0 <sub>h</sub> -1FFF <sub>h</sub>                                 |           |                                                                                                     |                      |        |            |         |                    | USER [ 1           | 5:0]        |         |                    |           |           | •             |                |                    |
| User<br>(112)  |                                                                      |           |                                                                                                     |                      |        |            |         |                    |                    |             |         |                    |           |           |               |                |                    |
| 50             | 00h-0Fh                                                              |           |                                                                                                     | USER [ 8191 : 8176 ] |        |            |         |                    |                    |             |         |                    |           |           |               |                |                    |
|                | B0 <sub>h</sub> -BF <sub>h</sub>                                     |           |                                                                                                     |                      |        |            |         | EF                 | C_PUBLIC           | [15:0]      |         |                    |           |           |               |                |                    |
|                |                                                                      |           |                                                                                                     |                      |        |            |         |                    |                    |             |         |                    |           |           |               |                |                    |
|                | 60h-6Fh                                                              |           | EPC_PUBLIC [ 95 : 80 ]<br>TID_SERIAL [ 15 : 0 ]<br>TID_SERIAL [ 31 : 16 ]<br>TID_SERIAL [ 47 : 32 ] |                      |        |            |         |                    |                    |             |         |                    |           |           |               |                |                    |
| 2)             | 50h-5Fh                                                              |           |                                                                                                     |                      |        |            |         |                    |                    |             |         |                    |           |           |               |                |                    |
| TID (102)      | 40 <sub>h</sub> -4F <sub>h</sub><br>30 <sub>h</sub> -3F <sub>h</sub> |           |                                                                                                     |                      |        |            |         |                    |                    |             |         |                    |           |           |               |                |                    |
| ₫              | 30h-3Fh<br>20h-2Fh                                                   | <u> </u>  | TDTS [ 15 : 0 ] = 0x2000                                                                            |                      |        |            |         |                    |                    |             |         |                    |           |           |               |                |                    |
| ⊢              | 20h-21 h                                                             | т         |                                                                                                     |                      |        |            |         |                    |                    |             |         |                    |           |           |               |                |                    |
|                | 10 <sub>h</sub> -1F <sub>h</sub>                                     |           |                                                                                                     | ] = 00               |        |            |         |                    | TID_               | MODEL [1    | _       |                    |           |           |               |                |                    |
|                | $00_{h}-0F_{h}$                                                      |           |                                                                                                     | С                    | LASS_I | ID [ 7 : 0 | )]= 111 | 00010 <sub>2</sub> |                    | XTID = 1    |         | _DESIG<br>2 mask o |           |           |               |                |                    |
|                | 90h-9Fh                                                              |           |                                                                                                     |                      |        |            |         | EP                 | C_PRIVAT           | E[15:0]     |         |                    |           |           |               |                |                    |
| 012            |                                                                      |           |                                                                                                     |                      |        |            |         |                    |                    |             |         |                    |           |           |               |                |                    |
| EPC (012)      | 20h-2Fh                                                              |           |                                                                                                     |                      |        |            |         |                    | PRIVATE            | [ 127 : 112 | ]       |                    |           |           |               |                |                    |
| Ĕ.             | 10h-1Fh                                                              | EP(       | C_LE                                                                                                | NGTH                 | 1[4:0  | ]          | UMI     | XI = 0             | NSI[8:0            | ) ] (Number | ing Sys | tem Ide            | entifier, | defa      | ult 00        | 00000          | )00 <sub>2</sub> ) |
| -              | 00h-0Fh                                                              |           |                                                                                                     |                      |        |            |         | E                  | PC_CRC [           | 15:0]       |         |                    |           |           |               |                |                    |
|                | A0h-AFh                                                              |           |                                                                                                     |                      |        |            | RFU = ( | 0                  |                    |             | 0 = NWW | BPL_EN = 0         | QT_SR = 0 | QT_MEM= 0 | DCI_RF_EN = 0 | RF2_DIS = 0    | $RF1_DIS = 0$      |
|                | 90 <sub>h</sub> -9F <sub>h</sub>                                     |           |                                                                                                     |                      |        |            |         | BLOCK              | CPERMAL            |             | 5]      |                    |           |           |               |                |                    |
| 12)            | 80 <sub>h</sub> -8F <sub>h</sub>                                     |           |                                                                                                     |                      |        |            |         |                    | RESER              |             |         |                    |           |           |               |                |                    |
| 0)             | 70h-7Fh                                                              |           |                                                                                                     |                      |        |            |         |                    | RESER              |             |         |                    |           |           |               |                |                    |
| ğ              | 60h-6Fh                                                              |           |                                                                                                     |                      |        |            |         |                    | RESER              |             |         |                    |           |           |               |                |                    |
| Š              | 50h-5Fh                                                              |           |                                                                                                     |                      |        |            |         |                    | RESER              | /ED         |         |                    |           |           |               |                | _                  |
| Reserved (00₂) | 40 <sub>h</sub> -4F <sub>h</sub>                                     | LOCK_KILL | [1:0]                                                                                               | LOCK ACCESS          | [1:0]  | LOCK EPC   | [1:0]   |                    | LUCK_USER<br>[1:0] | LOCK_DA     |         | RFU                | = 0       |           | KILL          | PC ADDR [ 1:01 | = 112              |
|                | 30h-3Fh                                                              |           |                                                                                                     |                      |        |            |         |                    | S_PASSW            |             |         |                    |           |           |               |                |                    |
|                | 20h-2Fh                                                              |           |                                                                                                     |                      |        |            |         |                    | S_PASSW            |             |         |                    |           |           |               |                |                    |
|                | 10 <sub>h</sub> -1F <sub>h</sub>                                     |           |                                                                                                     |                      |        |            |         |                    | _PASSWO            |             |         |                    |           |           |               |                |                    |
|                | 00h-0Fh                                                              |           |                                                                                                     |                      |        |            |         | KILL               | PASSWOF            | D[31 · 16   | 1       |                    |           |           |               |                |                    |

#### Table 2: Gen2 Interface Memory Map

Read-Only memory is highlighted in **blue**. See legend below for memory descriptions.

- "LOCK\_DA" = Permalock bit for I2C device address
- "SKU" = Shop Keeping Units (Used to indicate die type)
- "DCI\_RF\_EN" = Enables RF when DCI is present



- "QT\_MEM" = Selects memory map profile
  - 0: Tag uses private memory map
  - 1: Tag uses public memory map
- "I2C\_ADDR" = NVM configurable bits of I2C device address 1101XX0<sub>2</sub>, where XX=11<sub>2</sub> by default
- "WWU" = Write Wake Up
- "QT\_SR" = Short Range in open and secured states
- "RF\_DIS [ 1: 0 ]" = RF disable selectable by port

## 2.2 Advanced Monza Inventory Features

Monza tag chips support two unique, patent-pending features designed to boost inventory performance for traditional EPC and TID-based applications:

- TagFocus<sup>™</sup> mode minimizes redundant reads of strong tags, allowing the reader to focus on weak tags that are typically the last to be found. Using TagFocus<sup>™</sup>, readers can suppress previously read tags by indefinitely refreshing their S1 B state.
- FastID<sup>™</sup> mode makes TID-based applications such as authentication practical by boosting TIDbased inventory speeds by 2 to 3 times. Readers can inventory both the EPC and the TID without having to perform an access command. Setting the EPC word length to zero enables TID-only serialization.

Monza X-8K Dura tag chips will stay in the TagFocus or FastID states once set, until the tags lose power from RF and from DC input, also known as Battery Assisted Passive (BAP) mode.

## 2.3 Support for Optional Gen 2 Commands

Following optional Gen 2 commands are supported:

| COMMAND        | CODE     | LENGTH | DETAILS                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Access         | 11000110 | 56     |                                                                                                                                                                                                                                                                                                                                                                                            |
| BlockWrite     | 11000111 | >57    | <ul> <li>Accepts valid one-word commands</li> <li>Accepts valid two-word commands if pointer is an even value</li> <li>Returns error code (00000002) if it receives a valid two-word command with an odd value pointer</li> <li>Returns error code (000000002) if it receives a command for more than two words</li> <li>Does not respond to block write commands of zero words</li> </ul> |
| BlockPermalock | 11001001 | >66    | <ul> <li>Sixteen blocks</li> <li>Four, 512 bits in size</li> <li>Twelve 128 bits in size</li> <li>Command can be disabled through I2C</li> </ul>                                                                                                                                                                                                                                           |

#### Table 3: Optional Gen 2 Commands



## 2.4 I2C Interface (SDA, SCL, DCI Pins)

I2C is a standard two-wire interface (clock and data) that supports multiple addressable chips on a bus. Monza X-8K Dura only supports slave capability. Monza X-8K Dura's I2C features are compatible with the industry-standard I2C bus. Specifically, Monza X-8K Dura is compatible with I2C specification (I2C Rev 0.03, June 19 2007, NXP Doc UM10204). Monza X-8K Dura implements the following I2C capabilities:

- I2C slave
- I2C Start Condition
- I2C Repeated Start Condition
- I2C Stop Condition
- I2C Acknowledge
- I2C 7-bit slave address with two NVM programmable bits (1101XX0<sub>2</sub>, where XX=11<sub>2</sub> by default)
- Fast mode transfer rates of 0-400kbits/second
- The DCI voltage provides I2C bus VOH/VOL reference and power.

When an I2C master addresses Monza X-8K Dura it must format its write transactions as described here. In addition to the I2C device address Monza X-8K Dura has a 16-bit, two byte, memory address that a master writes on every write transaction. The memory address specifies which memory byte the master is addressing. Only the lower 11 bits of the memory address are used. The master should set the upper bits of the memory address A15-A11 to zero.

The memory address stored in Monza X-8K Dura is only updated explicitly during a write transaction (R/W == 0). A master only writes a memory address, and future read transactions use the previously written address. A diagram of a transaction that writes the memory address is shown in Figure 2. All bit positions are explicitly shown so the boundary between the I2C device address and the Monza X-8K Dura memory address is clear. Subsequent diagrams do not explicitly show these address bits.



When performing an NVM write a master transmits data after the memory address. Monza X-8K Dura's NVM is organized as 16-bit words. Writes must align on word boundaries. The NVM allows one- or twoword writes (equivalent to two- or four-byte writes). When executing a one-word write Monza X-8K Dura ignores the LSB (A0) of the memory address. When executing a two-word write Monza X-8K Dura ignores the two LSBs (A1, A0) of the memory address. If the write transaction is valid then Monza X-8K Dura begins the NVM write after receiving a stop from the I2C master. Monza X-8K Dura will not respond to subsequent I2C transactions for the duration of the NVM write operation. The write time for one- and two-word write operations is the same. A one-word NVM write transaction is shown in Figure 3.

Monza X-8K Dura may observe several types of invalid NVM-write transactions. If a master sends one or three data bytes then Monza X-8K Dura will not perform the write (recall that Monza X-8K Dura writes 16bit words). If a master sends more than two words then Monza X-8K Dura will not perform the write. Monza X-8K Dura also checks the memory address and will not perform a write if the address is invalid (but note that Monza X-8K Dura updates its memory address even if the address is invalid).





Figure 4 shows a read transaction. The read starts from the stored address. Monza X-8K Dura increments the address as it sends each data byte.



Reads start from the stored address and continue to the end of memory, at which point Monza X-8K Dura will cease exchanging data over I2C. Monza X-8K Dura will send all 1's if the master continues to read beyond the end of the memory. To read from a new location the master must send a new address. The master may halt the read at a byte boundary and later initiate a new read transaction starting from that byte. For completeness the combined write transaction then read transaction is shown in Figure 5.

#### Figure 5: Write Transaction to Set Address Followed by Repeated Start and Read Transaction



Monza X-8K Dura ignores all Gen2 Lock, Kill permissions when reading / writing over I2C. The I2C port has read access to the entire NVM. The I2C port has write access to most, but not all, of the NVM. Monza X-8K Dura precludes a master from writing its manufacturing calibration fields (shown as Reserved in the I2C memory map of Table 4); these locations are read-only.

## 2.5 I2C Memory Map

Gen 2 and I2C have different views on how a memory map is organized. In I2C everything is done according to bytes. One uses byte addressing, byte writing, and byte reading. In Gen2 things are done in terms of bits or 16-bit words.



Monza X-8K Dura is a hybrid of these two approaches. It forces I2C to do one word or two word writes, but allows for byte wise reading and addressing. When reading via I2C the first bit read is always bit seven within the byte. The next byte read is at the next higher I2C byte address. The I2C memory map in byte wise format is shown in Table 4. An additional memory map that shows bit addressing from I2C in a word wise format is shown in Table 5.

| GEN2                 | I2C                   |                 |                          |            | BIT ADDRES              | SS IN BYTE  |                 |              |                                     |              |  |  |
|----------------------|-----------------------|-----------------|--------------------------|------------|-------------------------|-------------|-----------------|--------------|-------------------------------------|--------------|--|--|
| BANK<br>NAME         | BYTE<br>ADDR<br>(DEC) | 7               | 6                        | 5          | 4                       | 3           | 2               | 1            | 0                                   | "I2C<br>PERM |  |  |
| 2)                   | 1087                  |                 |                          |            | USI                     | ER          |                 |              |                                     | R/W          |  |  |
| (11                  | 1086                  |                 |                          |            | US                      |             |                 |              |                                     | R/W          |  |  |
| ĸ                    |                       |                 |                          |            | US                      |             |                 |              |                                     | R/W          |  |  |
| USER (112)           | 65                    |                 |                          |            | US                      |             |                 |              |                                     | R/W          |  |  |
| >                    | 64                    |                 |                          |            | US                      |             |                 |              |                                     | R/W          |  |  |
|                      | 63                    |                 |                          |            | EPC_P                   |             |                 |              |                                     | R/W<br>R/W   |  |  |
|                      | 62                    |                 | EPC_PUBLIC               |            |                         |             |                 |              |                                     |              |  |  |
|                      |                       |                 | EPC_PUBLIC<br>EPC_PUBLIC |            |                         |             |                 |              |                                     |              |  |  |
|                      | 52                    |                 |                          |            |                         |             |                 |              |                                     | R/W          |  |  |
|                      | 51<br>50              |                 |                          |            | TID_SERIA<br>TID_SERIA  | AL (Byte 5) |                 |              |                                     | R<br>R       |  |  |
|                      | 49                    |                 |                          |            | TID_SERIA               |             |                 |              |                                     | R            |  |  |
| TID (102)            | 48                    |                 |                          |            | TID_SERIA               |             |                 |              |                                     | R            |  |  |
| $\tilde{\mathbf{O}}$ | 47                    |                 |                          |            | TID_SERIA               |             |                 |              |                                     | R            |  |  |
| Ħ                    | 46                    |                 |                          |            | TID_SERIA               |             |                 |              |                                     | R            |  |  |
|                      | 45                    |                 |                          |            | 0x(                     |             |                 |              |                                     | R            |  |  |
|                      | 44                    |                 |                          |            | 0x2                     | 20          |                 |              |                                     | R            |  |  |
|                      | 43                    |                 |                          |            | TID_MODEL [ 7 :         |             |                 |              |                                     | R            |  |  |
|                      | 42                    |                 |                          |            | 3:0]=0001 <sub>2</sub>  |             | ID_MODEL [      |              |                                     | R            |  |  |
|                      | 41                    | XTID = 1        | TID_                     | DESIC      | SNER [ 10 : 4 ] = 00000 |             |                 | is address 0 | 8 <sub>h</sub> to 13 <sub>h</sub> ) | R            |  |  |
|                      | 40                    |                 |                          |            | CLASS_ID [ 7 : (        |             | 10 <sub>2</sub> |              |                                     | R            |  |  |
|                      | 39                    |                 |                          |            | EPC_PF                  |             |                 |              |                                     | R/W          |  |  |
| 2)                   | 38                    |                 |                          |            | EPC_PF                  |             |                 |              |                                     | R/W          |  |  |
| (01                  |                       |                 |                          |            | EPC_PF                  |             |                 |              |                                     | R/W          |  |  |
| EPC (012)            | 24<br>23              |                 |                          |            | EPC_PF                  |             |                 |              |                                     | R/W<br>R/W   |  |  |
| Ξ                    | 23                    |                 | E                        | PC_L       | ENGTH [ 4 : 0 ]         | 7.0]        | UMI             | XI<br>(NVM)  | NSI [ 8 ]                           | R/W          |  |  |
|                      | 21                    | RFU = 0         | WWU = 0                  | BPL_EN = 0 | QT_SR = 0               | QT_MEM = 0  | DCI_RF_EN = 0   | RF2_DIS = 0  | RF1_DIS = 0                         | R/W          |  |  |
|                      | 20                    |                 |                          |            | RFU (WRITE a            | s 00000000  | 2)              |              | <u> </u>                            | R/W          |  |  |
|                      | 19                    |                 |                          |            | BLOCK_PERMA             |             |                 |              |                                     | R/W          |  |  |
| 2)                   | 18                    |                 |                          |            | BLOCK_PERM              |             | 7]              |              |                                     | R/W          |  |  |
| 00                   | 17                    |                 |                          |            | RESE                    |             |                 |              |                                     | R            |  |  |
| ) p                  |                       |                 |                          |            | RESE                    |             |                 |              |                                     | R            |  |  |
| LV6                  | 10                    |                 |                          |            | RESE                    | RVED        |                 |              |                                     | R/W          |  |  |
| Reserved (00₂)       | 9                     | LOCK_DA         |                          |            |                         |             |                 |              |                                     |              |  |  |
| <u> </u>             | 8                     | LOCK_KILL       | [1:0]                    | L          | DCK_ACCESS[1:0]         |             | EPC[1:0]        | LOCK_US      | ER[1:0]                             | R/W          |  |  |
|                      | 7                     |                 |                          |            | ACCESS_P                |             |                 |              |                                     | R/W          |  |  |
|                      | 6                     |                 |                          |            | ACCESS_P                |             |                 |              |                                     | R/W          |  |  |
|                      | 5                     |                 |                          |            | ACCESS_P                | ASSWORD     |                 |              |                                     | R/W          |  |  |
|                      | 4                     |                 |                          |            | ACCESS_P                |             |                 |              |                                     | R/W          |  |  |
|                      | 3                     |                 |                          |            | KILL_PAS<br>KILL_PAS    |             |                 |              |                                     | R/W<br>R/W   |  |  |
|                      | <br>1                 |                 |                          |            | KILL_PAS                |             |                 |              |                                     | R/W          |  |  |
|                      | 0                     |                 |                          |            | KILL_PAS                |             |                 |              |                                     | R/W          |  |  |
|                      |                       | , in high light | at the tester            | 0          | egend below for memor   |             |                 |              |                                     |              |  |  |

#### Table 4: I2C Interface Memory Map in a Byte Wise Format



- "I2C\_ADDR" = NVM configurable bits of I2C device address 1101XX0<sub>2</sub>, where XX=11<sub>2</sub> by default
- "DCI\_RF\_EN" = Enables RF when DCI is present
- "QT\_MEM" = Selects memory map profile
  - 0: Tag uses private memory map
  - 1: Tag uses public memory map
- "LOCK\_DA" = Permalock bit for I2C Device Address
- "QT\_SR" = Short Range in open and secured states
- "RF\_DIS [ 1: 0 ]" = RF disable selectable by port

#### Table 5: I2C Interface Memory Map in a Word Wise Format

| GEN2                        | I2C                                                                                                                                                                              |      |                                                                                     |     |      |      |     |       |                    | BIT A  | DDRESS          |       |        |        |                 |        |           |         |             | I2C    |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------|-----|------|------|-----|-------|--------------------|--------|-----------------|-------|--------|--------|-----------------|--------|-----------|---------|-------------|--------|
| BANK                        | BIT<br>ADDR                                                                                                                                                                      | 0    | 1                                                                                   | 2   | 3    | 4    |     | 5     | 6                  | 7      | 8               |       | 9      | Α      | в               | С      | D         | Ε       | F           | PERM   |
| -                           | 21F0h-21FFh                                                                                                                                                                      |      |                                                                                     |     |      |      |     |       |                    | USER   | [15:0]          |       |        |        |                 |        |           |         |             | W      |
| User<br>(112)               |                                                                                                                                                                                  |      |                                                                                     |     |      |      |     |       |                    |        |                 |       |        |        |                 |        |           |         |             | W      |
| 50                          | 200h-20Fh                                                                                                                                                                        |      |                                                                                     |     |      |      |     |       |                    |        | 191 : 817       |       |        |        |                 |        |           |         |             | W      |
|                             | 1F0h-1FFh                                                                                                                                                                        |      |                                                                                     |     |      |      |     |       | El                 | PC_PUE | BLIC [ 15 :     | 0]    |        |        |                 |        |           |         |             | W      |
|                             |                                                                                                                                                                                  |      |                                                                                     |     |      |      |     |       |                    |        |                 | 001   |        |        |                 |        |           |         |             | W      |
|                             | 1A0 <sub>h</sub> -1AF <sub>h</sub><br>190 <sub>h</sub> -19F <sub>h</sub>                                                                                                         |      |                                                                                     |     |      |      |     |       |                    |        | LIC [ 95 :      |       |        |        |                 |        |           |         |             | W<br>R |
| 02)                         | 190h-19Fh<br>180h-18Fh                                                                                                                                                           |      | TID_SERIAL [ 15 : 0 ]         TID_SERIAL [ 31 : 16 ]         TID_SERIAL [ 47 : 32 ] |     |      |      |     |       |                    |        |                 |       |        |        | R               |        |           |         |             |        |
| TID (10 <sub>2</sub> )      | 170 <sub>h</sub> -17F <sub>h</sub>                                                                                                                                               |      |                                                                                     |     |      |      |     |       |                    |        |                 |       |        |        | R               |        |           |         |             |        |
| 9                           | 160h-16Fh                                                                                                                                                                        |      |                                                                                     |     |      |      |     |       |                    |        | : 0] = 0x2      |       | )      |        |                 |        |           |         |             | R      |
|                             | 150 <sub>h</sub> -15F <sub>h</sub>                                                                                                                                               |      | _DES<br>:0]=                                                                        |     |      |      |     |       |                    | Т      | ID_MODE         | EL [' | 11 : 0 | ] = 15 | iO <sub>h</sub> |        |           |         |             | R      |
|                             | 140 <sub>h</sub> -14F <sub>h</sub>                                                                                                                                               |      | CI                                                                                  | LAS | S_ID | [7:0 | 0]= | 1110  | 00010 <sub>2</sub> |        | XTID = 1        | 1     |        |        | GNER<br>design  |        |           |         |             | R      |
|                             | 130 <sub>h</sub> -13F <sub>h</sub>                                                                                                                                               |      |                                                                                     |     |      |      |     |       | EP                 | C_PRI  | /ATE [ 15       | :0]   | ]      |        |                 |        |           |         |             | W      |
| EPC (012)                   |                                                                                                                                                                                  |      |                                                                                     |     |      |      |     |       |                    |        |                 |       |        |        |                 |        |           |         |             | W      |
| ΰ                           | C0h-CFh                                                                                                                                                                          |      |                                                                                     |     |      |      |     |       | EPC                |        | TE [ 127 :      |       |        |        |                 |        | . 161     |         | <i>c</i> 1. | W      |
| Ш                           | B0 <sub>h</sub> -BF <sub>h</sub>                                                                                                                                                 | EPC_ | _LEN                                                                                | GTH | [4:  | 0]   | U   | MI    | XI = 0             |        | [8:0<br>000002) | ] (   | Num    | pering | Syste           | em Id  | entifie   | er, de  | efault      | W      |
|                             | A0h-AFh                                                                                                                                                                          |      |                                                                                     |     |      |      | RFL | J = ( | )                  |        |                 |       | NWU    | BPL_EN | QT_SR           | QT_MEM | DCI_RF_EN | RF2_DIS | RF1_DIS     | W      |
|                             | 90h-9Fh                                                                                                                                                                          |      |                                                                                     |     |      |      |     |       | BLOC               |        | /ALOCK [        | 0:    | 15]    |        |                 |        |           |         |             | W*     |
|                             | 80h-8Fh                                                                                                                                                                          |      |                                                                                     |     |      |      |     |       |                    |        | ERVED           |       |        |        |                 |        |           |         |             | R      |
| 002                         | 70 <sub>h</sub> -7F <sub>h</sub>                                                                                                                                                 |      |                                                                                     |     |      |      |     |       |                    |        | ERVED           |       |        |        |                 |        |           |         |             | R      |
| ) p                         | 60h-6Fh                                                                                                                                                                          |      |                                                                                     |     |      |      |     |       |                    |        | ERVED<br>ERVED  |       |        |        |                 |        |           |         |             | R      |
| Reserved (00 <sub>2</sub> ) | 50 <sub>h</sub> -5F <sub>h</sub>                                                                                                                                                 |      |                                                                                     | U.  | )    |      |     |       | r                  |        | ERVED           |       |        |        |                 |        |           |         |             | R      |
| Res                         | Reserv         Reserv           A0 <sup>u</sup> -4E <sup>µ</sup> LLOCK_ACCESS           [11:0]         [11:0]           LLOCK_UUSER         [11:0]           RILL         0 = RM |      |                                                                                     |     |      |      |     |       | [1:0]              | W      |                 |       |        |        |                 |        |           |         |             |        |
|                             | 30 <sub>h</sub> -3F <sub>h</sub>                                                                                                                                                 |      |                                                                                     |     |      |      |     |       |                    |        | SWORD           |       |        |        |                 |        |           |         |             | W      |
|                             | 20h-2Fh                                                                                                                                                                          |      |                                                                                     |     |      |      |     |       | ACCES              | S_PAS  | SWORD [         | 31    | : 16]  |        |                 |        |           |         |             | W      |
|                             | 10h-1Fh                                                                                                                                                                          |      |                                                                                     |     |      |      |     |       | KILL               | _PASS  | NORD [ 1        | 5:0   | 0]     |        |                 |        |           |         |             | W      |
|                             | 00h-0Fh                                                                                                                                                                          |      |                                                                                     |     |      |      |     |       |                    |        | VORD [ 31       |       | 6]     |        |                 |        |           |         |             | W      |

Read-Only memory is highlighted in blue. See legend below for memory descriptions.

• "W\*" = Bits are writable from I2C but some are sticky. See Monza X-8K Dura I2C and Gen2 BlockPermalock for details.



- "BLOCK\_PERMALOCK[0:15]" = BlockPermalock bits
- "DCI\_RF\_EN" = Enables RF when DCI is present
- "QT\_MEM" = Selects memory map profile
  - 0: Tag uses private memory map
  - 1: Tag uses public memory map
- "I2C\_ADDR" = NVM configurable bits of I2C device ID
- "QT\_SR" = Short Range in open and secured states
- "RF\_DIS [ 1: 0 ]" = RF disable selectable by port

### 2.6 I2C Control of Monza X-8K Dura Behavior

The I2C interface can control Monza X-8K Dura behavior by writing to bytes 8 or 9, 18 or 19, 20 or 21 and 22 or 23. The following sections describe how control bits in these words change the behavior.

## 2.7 Monza X-8K Dura I2C and Gen2 Lock Bits

The lock bits for the kill password (LOCK\_KILL[1:0]), the access password LOCK\_ACCESS[1:0]), the EPC memory bank (LOCK\_EPC[1:0]), and the USER memory bank (LOCK\_USER[1:0]) are in byte eight of memory. In each of these lock bit pairs bit 1 corresponds to pwd-write or pwd-read/write and bit 0 corresponds to the permalock bit. Note that the I2C can always change the state of these bits and that their permissions only apply to the RF Gen2 interface.

| PWD-WRITE | PERMALOCK DESCRIPTION |                                                                                                                               |  |
|-----------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------|--|
| 0         | 0                     | Associated memory bank is writeable from either the <b>open</b> or <b>secured</b> states.                                     |  |
| 0         | 1                     | Associated memory bank is permanently writeable from either the <b>open</b> or <b>secured</b> states and may never be locked. |  |
| 1         | 0                     | Associated memory bank is writeable from the <b>secured</b> state but not from the <b>open</b> state.                         |  |
| 1         | 1                     | Associated memory bank is not writeable from any state.                                                                       |  |

#### Table 6: Lock Bit-Field Functionality for EPC and User Memory Banks



| PWD-READ/WRITE | PERMALOCK | DESCRIPTION                                                                                                                                      |
|----------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 0              | 0         | Associated password location is readable and writeable from either the <b>open</b> or <b>secured</b> states.                                     |
| 0              | 1         | Associated password location is permanently readable and writeable from either the <b>open</b> or <b>secured</b> states and may never be locked. |
| 1              | 0         | Associated password location is readable and writeable from the <b>secured</b> state but not from the <b>open</b> state.                         |
| 1              | 1         | Associated password location is not readable or writeable from any state.                                                                        |
| 1              | 0         | from the <b>open</b> state.                                                                                                                      |

#### Table 7: Lock Bit-Field Functionality for Access and Kill Passwords

## 2.8 Monza X-8K Dura I2C and Gen2 BlockPermalock

Monza X-8K Dura segments user memory into 16 blocks. Blocks zero through 15 may be blockpermalocked from either the Gen2 interface or the I2C interface. A blockpermalocked block allows reads but not writes to the block. Blockpermalocking is permanent for blocks one through 15 and may not be unlocked from either interface. The blockpermalock may be undone for block zero from the I2C interface and I2C ignores the blockpermalock permission for block zero.

The 16 blocks as seen from the I2C interface are shown in Table 8. The figure includes the Gen 2 User memory bank bit addresses of the blocks and the I2C byte addresses of the blocks. Note that a large portion of the User memory bank has no permalock blocks. Please see the Gen2 specification for details on how a reader may lock the memory via *BlockPermalock* command.



| USER MEMORY<br>BANK BIT RANGE | BLOCKS                                         | I2C BLOCK PERMA<br>LOCKABLE | GEN2 BLOCK<br>PERMA LOCKABLE |
|-------------------------------|------------------------------------------------|-----------------------------|------------------------------|
| 3584 - 8191                   | Rest of User Memory (No BlockPermalock Blocks) | No                          | No                           |
| 3456 - 3583                   | BLOCK 15 (128 bits)                            | Yes                         | Yes                          |
| 3328 - 3455                   | BLOCK 14 (128 bits)                            | Yes                         | Yes                          |
| 3200 - 3327                   | BLOCK 13 (128 bits)                            | Yes                         | Yes                          |
| 3072 - 3199                   | BLOCK 12 (128 bits)                            | Yes                         | Yes                          |
| 2944 - 3071                   | BLOCK 11 (128 bits)                            | Yes                         | Yes                          |
| 2816 - 2943                   | BLOCK 10 (128 bits)                            | Yes                         | Yes                          |
| 2688 - 2815                   | BLOCK 9 (128 bits)                             | Yes                         | Yes                          |
| 2560 - 2687                   | BLOCK 8 (128 bits)                             | Yes                         | Yes                          |
| 2432 - 2559                   | BLOCK 7 (128 bits)                             | Yes                         | Yes                          |
| 2304 - 2431                   | BLOCK 6 (128 bits)                             | Yes                         | Yes                          |
| 2176 - 2303                   | BLOCK 5 (128 bits)                             | Yes                         | Yes                          |
| 2048 - 2175                   | BLOCK 4 (128 bits)                             | Yes                         | Yes                          |
| 1536 - 2047                   | BLOCK 3 (512 bits)                             | Yes                         | Yes                          |
| 1024 - 1535                   | BLOCK 2 (512 bits)                             | Yes                         | Yes                          |
| 512 - 1023                    | BLOCK 1 (512 bits)                             | Yes                         | Yes                          |
| 0 - 511                       | BLOCK 0 (512 bits)                             | No                          | Yes                          |

#### Table 8: BlockPermalock Blocks as Seen from the I2C Interface

The mechanism for a microprocessor permalocking over I2C is as follows: Execute a one-word (2 byte) write to bytes 18 and 19 (word address nine). There are sixteen blockpermalock bits in bytes 18 and 19 that control the write permission to the 16 user-memory blocks. Monza X-8K Dura will bitwise OR each of the current permalock bits with the 15 bits corresponding to blocks one through 15 and write the updated word into NVM. Block zero may be unlocked via the I2C interface. Monza X-8K Dura does not allow unlocking of blockpermalocked memory in blocks one through 15 via either the Gen2 interface or I2C interface.

To control the Gen2 interface access to the *BlockPermalock* command the I2C interface will have a *BlockPermalock* command enable bit that only it can write to. When the bit BPL\_EN is set to 1, Monza X-8K Dura will execute valid *BlockPermalock* commands and when it is cleared it will ignore all *BlockPermalock* commands. The location of the BPL\_EN bit is in bit five of byte 21 (default value is 0).

## 2.9 Monza X-8K Dura I2C Control of LOCK\_DA and I2C\_ADDR[1:0] Bits

The I2C\_ADDR[1:0] bits in byte 9 contain the I2C device address bits D2 and D1 respectively. These bits are meant to be reconfigurable in order to avoid address conflicts on the I2C bus, allowing four different address possibilities. The factory default value for these bits is 11<sub>b</sub>, corresponding to a default I2C slave



address of 1101110<sub>b</sub>. The LOCK\_DA bit is a permalock bit that should be set once the I2C device address is selected. The I2C\_ADDR[1:0] and LOCK\_DA bits are configurable only via I2C, not RF. Once the LOCK\_DA bit is set to 1 the value of the LOCK\_DA bit and I2C\_ADDR[1:0] are preserved by the chip during all writes to bytes 8 and 9.

## 2.10 Monza X-8K Dura Control of the QT Function

The QT\_SR and QT\_MEM bits control in byte 21 control the QT functionality of Monza X-8K Dura. They have no effect on I2C operation and only change RF Gen2 behavior. The two bits operate independently from each other. The bits may be changed via the QT command over RF or by writing to the bits via I2C (default values are both 0). The QT\_SR bit turns on Monza X-8K Dura's short-range mode when it is set. When Monza X-8K Dura is in short range, operations in OPEN or SECURED states are required to be close to the reader. Note, however, that if the Monza X-8K Dura antenna has a gain < -9dBi, there will be no OPEN or SECURED access through the RF port when the QT\_SR bit is set. The QT\_MEM bit controls how Monza X-8K Dura's memory appears to the Gen2 interface. When the bit is set Monza X-8K Dura is in public mode: user memory bank is hidden, TID serialization is hidden, and uses its EPC\_PUBLIC in the EPC bank. When the bit is cleared Monza X-8K Dura is in private mode and all of its memory is exposed. The memory map in Figure 6 shows the Monza X-8K Dura memory in both private and public data profiles.



These are the memory profiles that can be configured using the QT command. In the Private Data Profile, all the tag chip memory is available. In the Public Data Profile, only Public EPC is available, along with the TID header.



#### Table 9: QT Command Code

| COMMAND | CODE               | LENGTH (BITS) | DETAILS                                                                                                           |
|---------|--------------------|---------------|-------------------------------------------------------------------------------------------------------------------|
| QT      | 111000000000000000 | 68            | <ul> <li>The QT command controls the switching between the Private and<br/>Public profiles</li> </ul>             |
|         |                    |               | <ul> <li>The tag must be in the SECURED state to transition to the memory<br/>indicated by the command</li> </ul> |
|         |                    |               | <ul> <li>If a tag receives a QT command with an invalid handle, it ignores that<br/>command</li> </ul>            |
|         |                    |               | <ul> <li>The tag responds with the Insufficient Power error code if the power<br/>check fails on write</li> </ul> |
|         |                    |               | • The tag responds with the Other error code if the write times out                                               |

#### Table 10: QT Command Details

| QT COMMAND | CODE            | READ/WRITE          | PERSISTENCE                  | RFU             | PAYLOAD    | RN     | CRC-16 |
|------------|-----------------|---------------------|------------------------------|-----------------|------------|--------|--------|
| #bits      | 16              | 1                   | 1                            | 2               | 16         | 16     | 16     |
| Details    | 111000000000000 | 0: Read<br>1: Write | 0: Temporary<br>1: Permanent | 00 <sub>b</sub> | QT Control | handle |        |



#### Table 11: QT Command Field Descriptions

| FIELD                |                             |                                                                                                                                                                                                                                                         | DESCRIPTION                                                                                        |  |  |  |  |  |  |  |
|----------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Read/Write           | • Read/\                    | <ul> <li>The Read/Write field indicates whether the tag reads or writes QT control data.</li> <li>Read/Write=0 means read the QT control bits in cache.</li> <li>Read/Write=1 means write the QT control bits</li> </ul>                                |                                                                                                    |  |  |  |  |  |  |  |
| Persistence          | or vola<br>• Persist        | <ul> <li>If Read/Write=1, the Persistence field indicates whether the QT control is written to nonvolatile (NVM) or volatile memory.</li> <li>Persistence=0 means write to volatile memory.</li> <li>Persistence=1 means write to NVM memory</li> </ul> |                                                                                                    |  |  |  |  |  |  |  |
| RFU                  | • These                     | bits are reserved for f                                                                                                                                                                                                                                 | uture use and will be ignored.                                                                     |  |  |  |  |  |  |  |
| Payload (QT Control) |                             |                                                                                                                                                                                                                                                         | nctionality. These bits are ignored when the Read/Write field equals ted bit of the payload field. |  |  |  |  |  |  |  |
|                      | BIT #                       | NAME                                                                                                                                                                                                                                                    | DESCRIPTION                                                                                        |  |  |  |  |  |  |  |
|                      | 15                          | QT_SR                                                                                                                                                                                                                                                   | 1: Tag reduces range if in or about to be in OPEN or SECURED state<br>0: Tag does not reduce range |  |  |  |  |  |  |  |
|                      | 14                          | QT_MEM                                                                                                                                                                                                                                                  | 1: Tag uses Public Memory Map (see Figure 6)<br>0: Tag uses Private Memory Map (see Figure 6)      |  |  |  |  |  |  |  |
|                      | 13:0                        | 13:0   Reserved for future use. Tag will return these bits as zero.                                                                                                                                                                                     |                                                                                                    |  |  |  |  |  |  |  |
| RN                   | <ul> <li>The tag</li> </ul> | g will ignore any QT co                                                                                                                                                                                                                                 | ommand received with an invalid handle                                                             |  |  |  |  |  |  |  |

The tag response to the QT Command with Read/Write = 0 uses the preamble specified by the Text value in the Query command that initiated the round. See Figure 6 for read response details.

#### Table 12: QT Command Details

|             | HEADER | DATA       | RN     | CRC-16 |
|-------------|--------|------------|--------|--------|
| #bits       | 1      | 16         | 16     | 16     |
| Description | 0      | QT Control | handle |        |

## 2.11 Monza X-8K Dura I2C Control of Gen2 Response to Ack Command

The length field in byte 22 may be written from I2C. The length field specifies the number of words backscattered in response to a Gen2 *Ack* command. Byte 22 also contains an NVM space for the UMI bit which may be read or written from I2C. For the Monza X-8K, the Gen2 UMI bit is fixed at 0. The I2C master



may also do this to indicate that there is data in the user memory bank for the reader to read. The XI bit is always backscattered as a zero to the Gen2 reader even though the I2C master may read the underlying NVM bit.

## 2.12 RF Access Control

Monza X-8K Dura provides three levels of control over RF access as follows:

- 1. Setting either or both the RF2\_DIS or RF1\_DIS bits in byte 21 of the NVM disables RF access on the corresponding RF port. These bits are configurable only via I2C, not RF. The factory defaults are 0, enabling RF1 and RF2.
- 2. Setting the DCI\_RF\_EN bit to 0 in byte 21 of the NVM inhibits all RF access when DCI voltage is present. This takes precedence over the state of the RF1\_DIS, RF2\_DIS bit in #1 above. This bit is also only configurable from I2C, not RF. This bit is set by factory default to 0. Thus, by default, there is RF access to RF1, RF2 when DCI voltage is NOT present and no RF access when DCI voltage is present. The specification V<sub>RF0N</sub> determines the DCI voltage that inhibits RF.
- 3. Setting the KILL bit 2 in byte 9 of the NVM will inhibit all RF access. This bit can be set from RF using a Gen2 KILL command or by writing from I2C. This is the normal mechanism for a reader to disable a chip. This KILL bit takes precedence over both #1 and #2 above. I2C can re-write this bit back to 0 and thus reverse and RF KILL command. The factory default for KILL is 0.

The factories defaults are set so Monza X-8K Dura operates like any other RFID tag when DCI voltage is not present. When DCI voltage is present the default behavior, through mechanism #2 above, is to inhibit all RF access. The KILL bit is always set to 0 at the factory by Gen2 definition. In conventional RFID chips once this bit is set to 1 a chip is dead and can never be resurrected. Monza X-8K Dura, having a hard wired I2C interface, allows un-doing the KILL operation from I2C.

## 2.13 Gen2/I2C Arbitration

Monza X-8K Dura can communicate via RF and via I2C. If Monza X-8K Dura is connected to an antenna and I2C Master with high DCI voltage, Monza X-8K Dura requires arbitration to determine how to respond to commands. Monza X-8K Dura can be configured to enable or disable RF communication when DCI voltage is high by setting the bit DCI\_RF\_EN to 0 or 1. If the DCI\_RF\_EN bit is set to 1, then Monza X-8K Dura can operate in three different states as shown in Figure 7. The states are "*Internal Control*", "*I2C Control*", and "*Idle or RF Receive*". If the DCI\_RF\_EN bit is set to 0 then RF will be disabled when DCI voltage is high allowing only I2C communication with the chip. Monza X-8K Dura won't respond to RF commands when in the *Idle or RF Receive* state under these conditions.

*Internal Control:* Monza X-8K Dura is in *Internal Control* when (1) executing an initialization sequence, (2) writing the NVM or (3) backscattering a response to an RF command. When in *Internal Control* Monza X-8K Dura ignores I2C transactions or RF commands.

**I2C Control:** Monza X-8K Dura is in *I2C Control* when a master is issuing commands to Monza X-8K Dura over the I2C bus. I2C Control starts when Monza X-8K Dura detects a matching device ID and is not under *Internal Control*. The I2C bus master releases control of Monza X-8K Dura either by ending a transaction with a stop bit or by issuing a subsequent start with a non-matching device ID. If Monza X-8K Dura was commanded to perform an NVM write then it moves to *Internal Control*, otherwise it returns to idle. When in *I2C Control* Monza X-8K Dura ignores all RF commands. Note that the master may stall the I2C bus (by holding SCL low) in the middle of a transaction and prevent RF access until releasing the bus.

*Idle or RF Receive*: Monza X-8K Dura is in *Idle or RF Receive* when receiving an RF command or when idle. After receiving a command Monza X-8K Dura transitions to *Internal Control* to execute the command. Executing a command may cause Monza X-8K Dura to (1) backscatter a reply (2) write to NVM or (3) change internal states. An I2C transaction may interrupt Monza X-8K Dura in *Idle or RF Receive*— by this means the I2C port exercises priority over the RF port and may not be locked out. Note that I2C is locked out when Monza X-8K Dura transitions to *Internal Control* to execute the command.

In certain operating states and under certain conditions Monza X-8K Dura may appear unresponsive to an I2C master for up to 20 milliseconds (during a slow Gen2 backscatter). This datasheet recommends that an I2C master have a retry algorithm that can accommodate Monza X-8K Dura being busy.



#### Figure 7: Monza X-8K Dura Operating States



## 2.14 Write Wakeup Mode

Monza X-8K Dura has a wake-up feature that is tied to writes being performed over the Gen2 interface. This feature allows Monza X-8K Dura to trigger an event that may be used to wake up a device. To enable this feature, the I2C master must set the WWU bit (bit 6 of byte 21) to 1 (default value is 0). Then the master must set the Monza X-8K Dura's DCI pin to 0V (i.e. sleep mode). The SCL and SDA lines must remain high, but will draw no current. A reader may continue to interact with Monza X-8K Dura on the RF ports. If a reader performs a write operation, and the wake-up bit is set, Monza X-8K Dura will assert the SCL I/O pulling the SCL line low for the duration of the write operation, approximately 4ms. This transition is detectable by the sleeping master and may be used to wake up the system.

#### Figure 8: Monza X-8K Dura Write Wakeup Mode Schematic and Timing Diagram





# **3 CHIP CHARACTERISTICS**

## 3.1 Physical Characteristics

#### **Table 13: Packaging Information**

| PARAMETER  | DESCRIPTION  | CONDITION | MIN | NOM | MAX | UNITS | COMMENTS                                                              |
|------------|--------------|-----------|-----|-----|-----|-------|-----------------------------------------------------------------------|
| IC package | Chip package | All       |     | XQ  |     |       |                                                                       |
| Pin count  | Package pins | All       |     | 8   |     | pins  | 2 – Port1 RF+/–<br>2 – Port2 RF+/–<br>2 – DCI/gnd<br>2 – I2C(SDA/SCL) |

#### Figure 9: Mechanical Dimensions\*



\*The position of the Pin1 I.D. marking dot in the Mechanical Dimensions is specified for Monza X-8K Dura chips manufactured on or after date code "1807" as shown on the package box label, or "807" as shown on the product markings (see Product Delivery Specifications). Parts produced before this date code have a Pin1 I.D. marking positioned 100um closer to the vertical center line (B) of the package.



## 3.2 Absolute Maximum Ratings

| PARAMETER                          | DESCRIPTION                                      | CONDITION      | MIN  | NOM  | МАХ  | UNITS | COMMENTS                                                                                           |
|------------------------------------|--------------------------------------------------|----------------|------|------|------|-------|----------------------------------------------------------------------------------------------------|
| Absolute<br>maximum pin<br>voltage | Absolute<br>maximum voltage<br>on any chip pin   | All except DCI | -0.3 |      | 4.1  | V     | From the I2C spec, the max DC voltage is 3.3V+20% (max operating voltage) + 0.5V for survivability |
| ESD                                |                                                  | HBM            | 2    |      |      | kV    |                                                                                                    |
| ESD                                |                                                  | CDM            | 500  |      |      | V     |                                                                                                    |
| Operating<br>Temperature           | Temperature for<br>full specified<br>performance |                | -25  |      | +95* | °C    | See Read/Write Sensitivity for temperature ranges in Section 3.4                                   |
| Persistence<br>Temperature         | Temperature for<br>Gen2 flag<br>persistence      |                | -25  |      | +40  | °C    | As per the Gen2 v.1.2.0 specification for flag persistence                                         |
| Storage<br>temperature             | Temperature for<br>10-year NVM<br>retention      |                | -40  |      | +95* | °C    | See Impinj's NVM usage model                                                                       |
| Assembly survival temp             | Temperature for reflow soldering / assembly      |                |      |      | +260 | °C    | Peak temp of JEDEC-MO255 for<br>lead free soldering                                                |
| Moisture<br>Sensitivity<br>Level   | Moisture/Reflow<br>Sensitivity<br>Classification |                |      | MSL1 |      |       | According to IPC/JEDEC's J-STD-<br>20                                                              |

#### Table 14: Absolute Maximum Ratings – Passive Mode

\*Maximum Operating/Storage temperature of +95 °C is specified for Monza X-8K Dura chips manufactured on the last week of September 2017 or later, which is date code "1739" or newer on the package box label, and "739" or newer on the product markings (see Product Delivery Specifications). Parts produced before this date are rated to a maximum Operating/Storage temperature of +85°C.



| PARAMETER                          | DESCRIPTION                                       | CONDITION      | MIN  | NOM  | МАХ  | UNITS | COMMENTS                                                                                           |
|------------------------------------|---------------------------------------------------|----------------|------|------|------|-------|----------------------------------------------------------------------------------------------------|
| Absolute<br>maximum pin<br>voltage | Absolute<br>maximum voltage<br>on any chip pin    | All except DCI | -0.3 |      | 4.1  | V     | From the I2C spec, the max DC voltage is 3.3V+20% (max operating voltage) + 0.5V for survivability |
| ESD                                |                                                   | HBM            | 2    |      |      | kV    |                                                                                                    |
| E2D                                |                                                   | CDM            | 500  |      |      | V     |                                                                                                    |
| Operating<br>Temperature           | Temperature for<br>full specified<br>performance  |                | 0    |      | +95* | °C    | See Read/Write Sensitivity for temperature ranges in Section 3.4                                   |
| Persistence<br>Temperature         | Temperature for<br>Gen2 flag<br>persistence       |                | 0    |      | +40  | °C    | As per the Gen2 v.1.2.0 specification for flag persistence                                         |
| Storage<br>temperature             | Temperature for<br>10-year NVM<br>retention       |                | -40  |      | +95* | °C    | See Impinj's NVM usage model                                                                       |
| Assembly survival temp             | Temperature for<br>reflow soldering /<br>assembly |                |      |      | +260 | °C    | Peak temp of JEDEC-MO255 for<br>lead free soldering                                                |
| Moisture<br>Sensitivity<br>Level   | Moisture/Reflow<br>Sensitivity<br>Classification  |                |      | MSL1 |      |       | According to IPC/JEDEC's J-STD-<br>20                                                              |

#### Table 15: Absolute Maximum Ratings – Battery Assisted Passive (BAP) Mode

\*Maximum Operating/Storage temperature of +95 °C is specified for Monza X-8K Dura chips manufactured on the last week of September 2017 or later, which is date code "1739" or newer on the package box label, and "739" or newer on the product markings (see Product Delivery Specifications). Parts produced before this date are rated to a maximum Operating/Storage temperature of +85°C.

## 3.3 Reflow Temperature Profile

#### Figure 10: Reflow Temperature Profile





## 3.4 Electrical Characteristics

| PARAMETER         | DESCRIPTION                                    | CONDITION      | MIN | NOM  | MAX | UNITS | COMMENTS                                                                  |  |
|-------------------|------------------------------------------------|----------------|-----|------|-----|-------|---------------------------------------------------------------------------|--|
| S <sub>READ</sub> | Matched RF Input Read Sensitivity DRM, M=4     | Passive        |     | -17  |     | dBm   | Using DC Input,<br>Monza X-8K Dura<br>can be used in                      |  |
| Swrite            | Matched RF Input Write Sensitivity<br>DRM, M=4 | Passive        |     | -12  |     | dBm   | Battery Assisted<br>Passive (BAP) mode<br>to increase<br>read/write range |  |
| R <sub>p</sub>    | Parallel Equivalent Real Input<br>Impedance    | At Sensitivity |     | 1600 |     | Ohms  |                                                                           |  |
| C <sub>p</sub>    | Parallel Equivalent RF Input<br>Capacitance    |                |     | 1    |     | pF    |                                                                           |  |

#### Table 16: Electrical Characteristics – RF Performance, Passive

#### Table 17: Electrical Characteristics – RF Performance, BAP

| PARAMETER         | DESCRIPTION                                    | CONDITION      | MIN | NOM  | MAX | UNITS | COMMENTS                                                                             |
|-------------------|------------------------------------------------|----------------|-----|------|-----|-------|--------------------------------------------------------------------------------------|
| S <sub>READ</sub> | Matched RF Input Read Sensitivity DRM, M=4     | BAP            |     | -24  |     | dBm   | Using DC Input,<br>Monza X-8K<br>Dura can be                                         |
| Swrite            | Matched RF Input Write Sensitivity<br>DRM, M=4 | BAP            |     | -24  |     | dBm   | used in Battery<br>Assisted Passive<br>(BAP) mode to<br>increase<br>read/write range |
| R <sub>p</sub>    | Parallel Equivalent Real Input<br>Impedance    | At Sensitivity |     | 1600 |     | Ohms  |                                                                                      |
| C <sub>p</sub>    | Parallel Equivalent RF Input<br>Capacitance    |                |     | 1    |     | pF    |                                                                                      |



#### Table 18: Electrical Characteristics – Power

| PARAMETER           | DESCRIPTION                                                                    | CONDITION                     | MIN  | NOM | МАХ  | UNITS | COMMENTS                                                                                                          |  |
|---------------------|--------------------------------------------------------------------------------|-------------------------------|------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------|--|
| N                   | DCI Input Voltage/I2C                                                          | 25 C to 95 C                  | 1.4* |     | 3.6  | V     |                                                                                                                   |  |
| V <sub>DCI</sub>    | Reference                                                                      | -40 C to 25 C                 | 1.6  |     | 3.6  |       |                                                                                                                   |  |
|                     | Current drawn by chip                                                          | 1.4 <v<sub>DCI&lt;2.0</v<sub> |      | 100 | 200  | ۵     |                                                                                                                   |  |
| I <sub>DCW</sub>    | during write                                                                   | 2.0 <v<sub>DCI&lt;3.6</v<sub> |      | 140 | 220  | μA    |                                                                                                                   |  |
|                     | Current drawn by chip                                                          | 1.4 <v<sub>DCI&lt;2.0</v<sub> |      | 15  | 30   | μA    |                                                                                                                   |  |
| I <sub>DCI</sub>    | during read or idle                                                            | 2.0 <v<sub>DCI&lt;3.6</v<sub> |      | 20  | 40   |       |                                                                                                                   |  |
| T <sub>PU</sub>     | Power Up Time.<br>Time from VDCI applied<br>until I2C accepts<br>transactions. | VDCI=1.6V                     |      |     | 2    | ms    | NOTE: I2C will not interrupt a<br>write operation. This could delay<br>I2C access up to 20ms if RF is<br>writing. |  |
| V <sub>RF_EN</sub>  | Max Vdd for which RF<br>will always be enabled                                 |                               |      |     | 0.25 | V     | Applies if the DCI_RF_EN bit is                                                                                   |  |
| V <sub>RF_DIS</sub> | Min Vdd for which RF will always be disabled                                   |                               | 1.35 |     |      | V     | set to 0.                                                                                                         |  |

\* DCI voltage minimum of 1.4V is specified for Monza X-8K Dura chips manufactured on the last week of September 2017 (work week 39) or later, which is date code "1739" or newer on the package box label, and "739" or newer on the product markings (see Product Delivery Specifications). Parts produced before this date are rated to a minimum DCI voltage of 1.6V.



| PARAMETER        | DESCRIPTION                      | CONDITION                                 | MIN | NOM | МАХ        | UNITS             | COMMENTS                                                 |
|------------------|----------------------------------|-------------------------------------------|-----|-----|------------|-------------------|----------------------------------------------------------|
| VIH              | HIGH-level input voltage         | All                                       | 70% |     |            | %V <sub>DCI</sub> |                                                          |
| VIL              | LOW-level input voltage          | All                                       |     |     | 30%        | %V <sub>DCI</sub> | From the section<br>6 of the I2C<br>specification        |
| V <sub>HYS</sub> | Input hysteresis                 | All                                       | 0.1 |     |            | V                 |                                                          |
| V <sub>ol1</sub> | Low Level output voltage 1       | 3mA sink current,<br>VDCI > 2V            | 0   |     | 0.4        | V                 | (open-drain or<br>open-collector) at<br>3mA sink current |
| V <sub>OL2</sub> | Low Level output voltage 2       | 2mA sink current,<br>VDCI ≤ 2V            | 0   |     | 0.2 × VDCI | V                 | (open-drain or<br>open-collector) at<br>2mA sink current |
| T <sub>OF</sub>  | Output Fall Time                 | Bus C= 40-400pf                           | 20  |     | 250        | ns                |                                                          |
| C <sub>1</sub>   | Pin Capacitance                  |                                           |     |     | 10         | pF                | Total capacitive<br>load on the<br>SDA/SCL pins          |
| IIL              | SCL/SDA Input Leakage<br>Current | Vin=3.7V<br>0V <v<sub>DCI&lt;3.7V</v<sub> |     | 1   | 100        | nA                | Within I2C spec<br>limit of 10uA                         |

#### Table 19: Electrical Characteristics – I2C

# 3.5 Memory Characteristics

#### **Table 20: Memory Characteristics**

| PARAMETER                | DESCRIPTION                                           | CONDITION               | MIN | NOM  | MAX | UNITS | COMMENTS                                                                                                    |
|--------------------------|-------------------------------------------------------|-------------------------|-----|------|-----|-------|-------------------------------------------------------------------------------------------------------------|
| EPC Memory               | EPC NVM                                               | In Private<br>Mode Only |     | 128  |     | Bits  | User writeable. This memory is hidden over RF when QT is enabled.                                           |
| User Memory              | Total User NVM                                        | In Private<br>Mode Only |     | 8192 |     | Bits  | User defined memory space. This memory is hidden over RF when QT is enabled                                 |
| QT<br>alternative<br>EPC | Alternative EPC<br>presented during<br>RF singulation | In public<br>mode only  |     | 96   |     | bits  | A user can switch the tag's RF<br>QUERY–ACK response from EPC to<br>alternative EPC using the QT<br>command |
| Kill/Access<br>Passwords | Password NVM                                          | Access<br>required      |     | 64   |     | bits  | Standard 32-bit Gen2 access and kill passwords                                                              |
| TID<br>mfg#/serial#      | TID ROM                                               | In private<br>mode only |     | 96   |     | bits  | TID serial number is hidden over RF when QT is enabled                                                      |
| T <sub>write</sub>       | Memory write<br>time, 16 or 32 bits                   |                         |     | 4.7  | 5   | Ms    |                                                                                                             |



# 3.6 **RF Functionality**

| PARAMETER          | DESCRIPTION                  | CONDITION | MIN | NOM | МАХ | UNITS | COMMENTS                                                                                            |  |  |
|--------------------|------------------------------|-----------|-----|-----|-----|-------|-----------------------------------------------------------------------------------------------------|--|--|
| Air protocol       | Gen2 V1.2.0                  | All       |     |     |     |       | No recommissioning; no BlockErase                                                                   |  |  |
| RF ports           | Number of RF ports           | All       |     | 2   |     |       | Dual-differential RF ports                                                                          |  |  |
| RF Port<br>Disable | NVM Settable bit<br>per port |           |     |     |     |       | The operation of one or both RF<br>ports may be disabled by setting<br>NVM bits through the I2Cport |  |  |
| DC Blocks RF       | NVM Settable bit             |           |     |     |     |       | Option to allow the presence of DC to disable both RF ports                                         |  |  |

#### Table 21: RF Functionality

## 3.7 I2C Characteristics

#### Table 22: I2C Characteristics

| PARAMETER              | DESCRIPTION                                                                            | CONDITION | MIN | NOM             | МАХ | UNITS | COMMENTS                                                                               |
|------------------------|----------------------------------------------------------------------------------------|-----------|-----|-----------------|-----|-------|----------------------------------------------------------------------------------------|
| I2C port               | Number of ports                                                                        | All       |     |                 | 1   |       | Slave I2C (SCL/SDA)                                                                    |
| I2C<br>functionality   | Compatible with I2C-<br>bus specification and<br>user manual Rev. 03 –<br>19 June 2007 | All       |     | R/W             |     |       | An external device can R/W memory                                                      |
|                        | Start condition                                                                        | Supported |     |                 |     |       |                                                                                        |
| Supported<br>I2C Bus   | Stop condition                                                                         | Supported |     |                 |     |       | Mandatory I2C features for a                                                           |
| Protocol<br>Features   | Acknowledge                                                                            | Supported |     |                 |     |       | slave device are supported                                                             |
|                        | 7-bit slave address                                                                    | Supported |     |                 |     |       |                                                                                        |
| I2Cwrite size          | Word size for I2C write                                                                | All       | 16  |                 | 32  | bits  | Writes are on word addresses and not byte addresses                                    |
| I2C read size          | Word size for I2C read                                                                 | All       |     | N×8             |     | bits  | May read data 8bits at a time,<br>where N is limited by start<br>address and bank size |
| I2C memory arbitration | RF/I2C port priority                                                                   | All       |     | 1 <sup>st</sup> |     |       | RF/I2C arbitrate for NVM access                                                        |
| I2C Address            | I2C Device Address                                                                     | All       |     | 1101XX0         |     |       | XX is I2C_ADDR[1:0]                                                                    |
| Transfer<br>rates      | I2C transfer data rates                                                                | All       | 0   |                 | 400 | kbps  | I2C fast mode                                                                          |



## 3.8 NVM Usage Model

## Table 23: NVM Usage Model

| MAXIMUN        | ICONDITION   |                   |  |  |
|----------------|--------------|-------------------|--|--|
| WRITES PER ROW | TOTAL WRITES | RETENTION (YEARS) |  |  |
| 10             | 100          | 50                |  |  |
| 1k             | 10k          | 10                |  |  |
| 10k            | 100k         | 1                 |  |  |

Rows are 32 bits long on even word boundaries (i.e., words 0 and 1 are row 0 for user memory).

## 3.9 Environmental Compliance

#### Table 24: Environmental Compliance

| REQUIREMENT | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RoHS        | Monza X-8K Dura is RoHS compliant. It meets the directive 2002/95/EC (RoHS). RoHS declaration letter is available upon request.                                                                                                                                                                                                                                                                |
| REACH       | Monza X-8K Dura does not, to our current knowledge, contain substances above the legal threshold that are on the Candidate List of Substances of Very High Concern (SVHC). Our company's intention is that all products sold to our EU and EEA customers by our legal entities in Europe are compliant with REACH regulatory requirements. REACH declaration letter is available upon request. |



# **4 PRODUCT DELIVERY SPECIFICATIONS**

## 4.1 Markings

4.1.1 Marking Sizes and Tolerances

#### Table 25: Marking Sizes and Tolerances (Table)

| DESCRIPTION       | SIZES AND TOLERANCES (µm) |     |     |
|-------------------|---------------------------|-----|-----|
| DESCRIPTION       | MIN                       | NOM | МАХ |
| Pin 1 Diameter    | 250                       | 300 | 350 |
| Pin 1 X Placement | 110                       | 210 | 310 |
| Pin 1 Y Placement | 180                       | 280 | 380 |
| Character Height  | 350                       | 400 | 450 |
| Character Width   | 150                       | 200 | 250 |

#### Figure 11: Marking Sizes Diagram (µm)



## 4.1.2 Marking Specification

- Y= Year of production (e.g. 0 = 2020, 1 = 2021...)
- WW = Work Week of production
- X8 = Product Code (Monza X-8K Dura)



#### **Figure 12: Marking Specifications**



#### For example: "012" would represent year 2020 and work week 12.

## 4.2 Tape and Reel Specification



#### Figure 13: Tape and Reel Specification



#### Figure 14: Device Orientation on Feed





#### Figure 15: Reel Dimensions



# **5 ERRATA**

The following table lists the known issues in Monza X-8K Dura.

| Table 26: Errata |              |                                                                                                                                                                                                                                                    |  |  |  |  |
|------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                  | ISSUE NUMBER | DESCRIPTION                                                                                                                                                                                                                                        |  |  |  |  |
|                  | 1            | When issuing a Select command to Monza X-8K, the tag will not respond correctly if the last bit of User memory, bit 8191, is used as part of the mask. If this bit is used, the compare against the mask and this bit will not be able to succeed. |  |  |  |  |

# 6 FOOTPRINT COMPATIBILITY WITH IMPINJ MONZA® X-2K DURA

Monza X-8K Dura (Part Order#: IPJ-P6005-X2BT) is a higher memory capacity version of Monza<sup>®</sup> X-2K Dura (Part Order#: IPJ-P6001-Q2AT).

Monza X-2K Dura is designed to have 2176 bits of user NVM, enabling more OTP blocks. Its package dimensions are 1.6 x 1.6 x 0.35 mm. It is designed to be a drop-in replacement for Monza X-8K Dura if the



layout footprint recommended below is used. For more details about the Monza X-2K Dura including product availability, please contact Impinj.





# **7 ORDERING INFORMATION**

Contact <u>sales@impinj.com</u> for ordering support.

#### Table 27: Ordering Information

| MODEL           | PART NUMBER    | USER MEMORY | PACKAGE SIZE        |
|-----------------|----------------|-------------|---------------------|
| Monza X-8K Dura | IPJ-P6005-X2BT | 8,192 bits  | 2.0 x 2.0 x 0.35 mm |



# 8 EXTERNAL REFERENCE

<sup>1</sup> Third Party Link: *EPC<sup>™</sup> Radio Frequency Identity Protocols Class-1 Generation-2 UHF RFID Protocol for Communications at 860 MHz – 960 MHz, Version 1.2.0 (Gen 2 Specification)* (https://www.gs1.org/sites/default/files/docs/epc/uhfc1g2\_1\_2\_0-standard-20080511.pdf)

<sup>2</sup> Third Party Link: GS1's EPC Tag Data Standard (https://www.gs1.org/sites/default/files/docs/epc/GS1\_EPC\_TDS\_i1\_11.pdf)

<sup>3</sup> Third Party Link: *EPCglobal Interoperability Test System for EPC Compliant Class-1 Generation-2 UHF RFID Devices v.1.2.4, August 4, 2006* (<u>https://www.gs1.org/docs/epc/uhfg2\_1\_0\_9-TestMethod-Interoperability\_1\_2\_4-20060627.pdf</u>)

<sup>4</sup> Third Party Link: *I2C Specification Rev. 03, June 19 2007, NXP Doc UM10204* (Latest Version: https://www.nxp.com/docs/en/user-guide/UM10204.pdf)

## 9 NOTICES

Copyright © 2020, Impinj, Inc. All rights reserved.

Impinj gives no representation or warranty, express or implied, for accuracy or reliability of information in this document. Impinj reserves the right to change its products and services and this information at any time without notice.

EXCEPT AS PROVIDED IN IMPINJ'S TERMS AND CONDITIONS OF SALE (OR AS OTHERWISE AGREED IN A VALID WRITTEN INDIVIDUAL AGREEMENTWITH IMPINJ), IMPINJ ASSUMES NO LIABILITY WHATSOEVER AND IMPINJ DISCLAIMS ANY EXPRESS OR IMPLIEDWARRANTY, RELATED TO SALE AND/OR USE OF IMPINJ PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT.

NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY PATENT, COPYRIGHT, MASKWORK RIGHT, OR OTHER INTELLECTUALPROPERTY RIGHT IS GRANTED BY THIS DOCUMENT.

Impinj assumes no liability for applications assistance or customer product design. Customers should provide adequate design and operating safeguards to minimize risks.

Impinj products are not designed, warranted or authorized for use in any product or application where a malfunction may reasonably be expected to cause personal injury or death, or property or environmental damage ("hazardous uses"), including but not limited to military applications; life-support systems; aircraft control, navigation or communication; air-traffic management; or in the design, construction, operation, or maintenance of a nuclear facility. Customers must indemnify Impinj against any damages arising out of the use of Impinj products in any hazardous uses

Impinj, and Impinj products and features are trademarks or registered trademarks of Impinj, Inc. For a complete list of Impinj Trademarks, visit <u>www.impinj.com/trademarks</u>. All other product or service names may be trademarks of their respective companies.

The products referenced in this document may be covered by one or more U.S. patents. See <u>www.impini.com/patents</u> for details.